#### Product Update Errata to Z8F640x, Z8F480x, Z8F320x, Z8F240x, Z8F160x (Z8 Encore!<sup>®</sup>)

# Z8F640x Family Devices with Date Codes 0239 and Later, without QUAL Topmark

UP004207-0308

zilog

The errata listed in Table 1 are found in Zilog's Z8F640x family products (includes Z8F480x, Z8F320x, Z8F240x, and Z8F160x) without a QUAL topmark and with date codes 0239 and later, where the date code is YYWW (year and week of assembly). When reviewing the following errata, refer to the most recent version of the product specification. Data contained in this document is Preliminary only.

| SI |                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No | Summary                                                                                                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1  | The On-Chip<br>Debugger's (OCD)<br>Step, Stuff, and<br>Execute instructions<br>do not work if an<br>interrupt is pending. | The OCD's Step, Stuff, and Execute instructions do not work if an interrupt is pending. When in DEBUG mode, the eZ8 <sup>™</sup> CPU will not acknowledge interrupts or DMA requests. However, if an interrupt or DMA request is pending, the eZ8 CPU will not acknowledge an instruction. If an interrupt is pending and an OCD Step, Stuff, or Execute instruction is executed, the OCD will wait forever for the eZ8 CPU to acknowledge the opcode because of the pending interrupt.                                                                                                     |
|    |                                                                                                                           | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    |                                                                                                                           | The OCD must look at the next instruction before single stepping and take appropriate measures. Instead of executing the Enable Interrupt (EI) instruction, rewrite the PC to the instruction following the EI and then enable interrupts through a register write to the interrupt control register.                                                                                                                                                                                                                                                                                       |
| 2  | Extraneous register<br>reads by the eZ8<br>CPU.                                                                           | There are several instructions during which the CPU performs extra register reads. Most are addresses the CPU was trying to read, the CPU reads the same register twice. There are a couple instructions where the CPU reads from random addresses. This is not a problem, unless the register being read is affected by a read operation. The registers affected by read operations include the WDTCTL and DMAA_STAT registers and the UART, SPI, and I <sup>2</sup> C Receive Data registers. If a read occurs on these registers, receive characters may be lost or the WDT status lost. |
|    |                                                                                                                           | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    |                                                                                                                           | Do not set RP to %XF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|    |                                                                                                                           | Also, only use the LDX instruction on peripheral registers affected by read operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3  | SPI does not sup-<br>port single bit data<br>transfers.                                                                   | The SPI does not function properly when configured for single-bit data transfers. This is not a typical SPI data format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|    |                                                                                                                           | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    |                                                                                                                           | None.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| SI |                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No | Summary                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4  | UART Overrun<br>errors may be<br>missed.                                                                                                          | Framing Error, Parity Error, Break Detect, and Rx Overrun Error conditions are<br>cleared up on reading the UART Receive Data register. During the time<br>between reading the UART Status register and the UART Receive Data<br>register, it is possible for another character to be received. This causes all<br>UART error flags and the UART Receive Data register to be updated with the<br>new character. Thus making it possible to miss the Overrun Error.<br>The window for this error to occur if a UART Overrun Error occurs between the<br>time the UART Status register is read and the UART Receive Data register is<br>read. If vectored interrupts are used, the UART should be serviced and<br>Receiver Overrun conditions should not occur.<br>If you have long interrupt service routines (ISR) (bad coding style) or are poll-<br>ing the UART instead of using vectored interrupts, Overrun errors become<br>more likely. The window for this problem to occur is still small, yet becomes<br>more probable if UART Receiver Overrun conditions occur frequently. |
|    |                                                                                                                                                   | <ul> <li>Workaround</li> <li>When the user code employs vectored interrupts for the UART and does not have long ISR, this is not a problem. Even for long ISR, the problem can be avoided by,</li> <li>Nesting the ISR</li> <li>Adjusting the interrupt masks and re-enabling interrupts</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5  | Interrupts can be<br>lost if received by<br>the interrupt control-<br>ler at the same time<br>as a write to the<br>corresponding IRQ<br>register. | <ul> <li>Incoming interrupts can be lost if received by the interrupt controller at the same time as a write to the corresponding IRQ register.</li> <li>Workaround</li> <li>Clear the Continuous Assertion interrupts using a two-step interrupt service process. In the ISR, first check if the interrupt source (for example, the UART) really has a pending interrupt. If yes: <ul> <li>Process the interrupt as usual.</li> <li>Clear the interrupt at the source (for example, at the UART).</li> <li>Do not clear the IRQ register bit (this would make it possible to miss another incoming interrupt).</li> <li>Execute a return from the ISR.</li> </ul> </li> <li>After this first pass through the ISR, the IRQ register bit will still be set to 1. This will cause the interrupt to occur again. When the Z8 Encore! vectors to the interrupt, check if the interrupt source (for example, the UART) really has a pending interrupt.</li> </ul>                                                                                                                          |
|    |                                                                                                                                                   | pending interrupt. If there is no pending interrupt, immediately execute a return from the ISR.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| SI<br>No | Summary                                                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6        | The TXST bit in the<br>SPISTAT register<br>does not assert until<br>the transmission<br>actually starts. | When data is written to the SPIDATA register to be transmitted, the TXST bit in the SPISTAT register does not assert until the transmission actually starts which results in a short delay (delay is dependent on the baud rate). It is possible for software to poll the TXST bit and see a 0 before the transmission has started. Software may erroneously conclude that the data has already been transmitted. |
|          |                                                                                                          | Workaround                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |                                                                                                          | User code can poll the IRQ bit in the SPISTAT register. Even when the SPI interrupt is disabled, the IRQ bit will assert at the end of the data transaction and remain asserted until cleared by software.                                                                                                                                                                                                        |
| 7        | Reading the UART<br>Status 1 register<br>through the OCD<br>always returns the<br>value 00H.             | The UART Status 1 register is cleared when read. When the OCD reads the register it holds the read for multiple system clock cycles, thereby clearing the value before completing the read. Thus, the value returned through the OCD is always 00H. This issue affects only OCD operation and does not affect normal operation.                                                                                   |
|          |                                                                                                          | Workaround                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |                                                                                                          | Issue a CPU command through the OCD to transfer the UART Status 1 register data to a Register File location. Then the desired UART Status 1 register data can be read from the Register File.                                                                                                                                                                                                                     |
| 8        | When used as<br>simple timers, the<br>Baud Rate<br>Generators in the<br>UARTs, I <sup>2</sup> C, and SPI | When the Baud Rate Counters for UARTs, I <sup>2</sup> C, and SPI are placed in timer mode they immediately generate an interrupt. This is because the counters are incorrectly reset to 0001H rather than the reload value. Since 0001H is the reload state, it initiates an interrupt request.                                                                                                                   |
|          | generate a                                                                                               | Workaround                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | spurious interrupt at<br>the beginning of the<br>count.                                                  | • Use one of the four other Timers rather than the Baud Rate Generators in timer mode.                                                                                                                                                                                                                                                                                                                            |
|          |                                                                                                          | • Delay enabling the interrupt for these counters until the count value has progressed beyond 0001H.                                                                                                                                                                                                                                                                                                              |
|          |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |                                                                                                          | • Write the ISR so that is disregards the first interrupt.                                                                                                                                                                                                                                                                                                                                                        |

| SI<br>No | Summary                                                                              | Description                                                                                                                                                                              |                                                                                                                                                |                                                                                                                                                                                                                                                       |
|----------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9        | SPI operating as a<br>Slave in a multi-<br>Slave system can<br>lose transmit data.   | If the SPI devices on t<br>multi-Slave system, th<br>Master to other Slaves<br>pin is High (that is, no<br>shifted into the SPI's r<br>placed in the SPI's tra<br>out from the SPI Slave | he Z8 Encore! <sup>®</sup> i<br>e SPI data can be<br>s sharing the sam<br>t selecting the Z8<br>eceive buffer. Thi<br>nsmit buffer by th<br>e. | s configured as a Slave device in a<br>corrupted by transfers to and from the<br>se SPI pins. Even though the SS input<br>Encore!'s SPI device), the data will be<br>s can overwrite any data that has been<br>se eZ8 CPU in preparation for transmit |
|          |                                                                                      | Workaround<br>If it is desired to use the<br>SCK input signal to the<br>signal is High. This wi<br>when not selected.                                                                    | ne SPI device as<br>e Z8 Encore! sho<br>Il prevent shifting                                                                                    | a Slave in multi-Slave systems, the<br>uld be disabled externally when the SS<br>in of data by the SPI Slave receiver                                                                                                                                 |
| 10       | ADC output is inaccurate for input values below                                      | The output from the A about 20 mV.                                                                                                                                                       | DC can vary wide                                                                                                                               | ely when the input signal drops below                                                                                                                                                                                                                 |
|          | approximately<br>20 mV.                                                              | Workaround<br>Measure analog input                                                                                                                                                       | s only above 20 r                                                                                                                              | nV.                                                                                                                                                                                                                                                   |
| 11       | eZ8 CPU opcode<br>timing is incorrect for<br>three Load                              | The following instructi<br>cycle is inserted durin                                                                                                                                       | ons have timing e<br>g instruction exec                                                                                                        | errors in which an extra (unused) clock<br>cution:                                                                                                                                                                                                    |
|          | instructions.                                                                        | Instruction Opcode                                                                                                                                                                       | Spec Cycles                                                                                                                                    | Actual Cycles                                                                                                                                                                                                                                         |
|          |                                                                                      | LD E4                                                                                                                                                                                    | 2                                                                                                                                              | 3                                                                                                                                                                                                                                                     |
|          |                                                                                      | LD E7                                                                                                                                                                                    | 3                                                                                                                                              | 4                                                                                                                                                                                                                                                     |
|          |                                                                                      | LD E5                                                                                                                                                                                    | 3                                                                                                                                              | 4                                                                                                                                                                                                                                                     |
|          |                                                                                      | Workaround                                                                                                                                                                               |                                                                                                                                                |                                                                                                                                                                                                                                                       |
|          |                                                                                      | None. This issue is no<br>ware timing loops, it is<br>ferent loop timing usin<br>CPU, timing loops are                                                                                   | Ikely to affect the<br>possible that fut<br>g the same code<br>less likely to be                                                               | ne user code. If the user code has soft-<br>ure Z8 Encore! products will have dif-<br>. Due the pipelined nature of the eZ8<br>employed than on older Z8 <sup>®</sup> products.                                                                       |
| 12       | GPIO Port pins draw<br>current when input<br>voltage exceeds one<br>diode drop above | For the 5 V-input toler approximately 4.0 V (finput pin.                                                                                                                                 | ant GPIO pins, w<br>or a 3.3 V supply                                                                                                          | hen the input voltage exceeds voltage), current will be drawn by the                                                                                                                                                                                  |
|          | the supply voltage.                                                                  | Workaround<br>For GPIO pins that tog<br>between the GPIO pin<br>pin to about 150 µA. F<br>This will limit the input                                                                      | ggle at low freque<br>and the external<br>or higher frequer<br>current to the pir                                                              | encies, a 10 k $\Omega$ resistor can be placed driver. This will limit the current into the ncies, a 1 k $\Omega$ resistor should be used. In to about 1.5 mA.                                                                                        |

| SI | Summary                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13 | With the SPI<br>configured for multi-<br>master operation, an<br>occurrence of multi-<br>master collision will<br>not be detected.                | With the SPI configured for multi-master operation, a multi-master collision, should it occur, will not be detected by the Z8 Encore!'s SPI device.<br><b>Workaround</b><br>A GPIO pin, configured as an input with interrupt on a falling edge, could potentially be used to detect multi-master collisions. If the interrupt occurs with the SPI configured as a Master, the user software could determine that a multi-master collision has likely occurred. |
| 14 | The UART Receiver<br>and Transmitter<br>incorrectly test for<br>the setting of the<br>Parity Enable bit<br>when in Multiproces-<br>sor (MP) mode. | The UART Receiver and Transmitter incorrectly test for the setting of the<br>Parity Enable (PEN) bit when in MP mode. The UART is not supposed to use<br>parity when the MP bit is enabled.<br><b>Workaround</b><br>When operating in MP mode, the user code should disable parity by clearing<br>the PEN bit in the UART Control 0 register.                                                                                                                   |
| 15 | Data written to the I <sup>2</sup> C Data register cannot be read back.                                                                           | Data written to the I <sup>2</sup> C Data register for transmission cannot be read back.<br>This is unlikely to affect user operation at all.<br><b>Workaround</b><br>None. Generally, the user code does not need to read back the data that was written to the I <sup>2</sup> C Data register for transmission.                                                                                                                                               |
| 16 | Execution of a soft-<br>ware TRAP instruc-<br>tion may<br>erroneously clear<br>pending interrupts.                                                | If an interrupt is pending and a software TRAP or an illegal instruction TRAP is executed, the highest priority pending interrupt will be erroneously cleared. This causes interrupts to be lost.<br>Workaround Do not execute a software TRAP instruction.                                                                                                                                                                                                     |
| 17 | Driving the GPIO<br>port pins with a high-<br>impedance source<br>may result in logic<br>errors.                                                  | When configured as inputs, the GPIO pins source high (50+ $\mu$ A) current when the input voltage on the pin is near mid-range. If a high impedance device is used to drive the input, this can result in logic errors due to the resistive divider effect of the current source and the external impedance.                                                                                                                                                    |
|    |                                                                                                                                                   | Workaround Do not drive the GPIO port input pins with high-impedance drivers (greater than approximately 20 k $\Omega$ ).                                                                                                                                                                                                                                                                                                                                       |

| SI | -                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No | Summary                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 18 | When receiving<br>data, the IrDA endec<br>may have bit errors<br>if the external<br>transmitter's baud              | The IrDA endec is sensitive to external transmitters that have baud rates somewhat higher than the baud rate of the Z8F640x, Z8F480x, Z8F320x, Z8F240x, Z8F160x's endec. This can cause bit errors in the data transmission.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|    | rate is greater than                                                                                                | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    | endec baud rate.                                                                                                    | When receiving, increase the baud rate of the UART and IrDA endec by a few percent. The endec can handle minor baud rate discrepancies to an external transmitter that is slower, but is sensitive to an external transmitter that is faster. When the endec is transmitting, the baud rate should be set as close as possible to the desired baud rate.                                                                                                                                                                                                                                                                                                                            |
| 19 | When the CPU exits<br>from HALT mode, it<br>fails to reset the<br>master Interrupt<br>Request Enable<br>(IRQE) bit. | When the CPU exits from HALT mode, it fails to reset the master Interrupt<br>Request Enable (IRQE) bit (bit 7 of the Interrupt Control Register).<br>Watchdog Timer (WDT) interrupts will cause the Program Counter (PC) and<br>Flags to be pushed twice on the stack. The first push will be the PC and Flags<br>from where the interrupt occurred. The second push will be the starting<br>address and Flags of the ISR.<br>This problem also affects exits from HALT mode caused by other interrupt<br>sources if more than one interrupt is pending. If only a single interrupt is<br>pending then the routine is executed normally except that interrupts are not<br>disabled. |
|    |                                                                                                                     | Workeround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    |                                                                                                                     | To mimic standard interrupt operation, the ISR should execute a Disable Inter-<br>rupts (DI) instruction to reset the Master Interrupt Request Enable (IRQE) bit<br>to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|    |                                                                                                                     | Further, on WDT interrupts before exiting, the ISR should add three to the Stack Pointer (SP). On Normal interrupts the ISR should check the PC on the stack. If the PC on the stack contains the starting address of the ISR, then the ISR should add three to the SP. This problem only affects exits from HALT mode.                                                                                                                                                                                                                                                                                                                                                             |
| 20 | The DMA does not                                                                                                    | The DMA does not support the ADC in CONTINUOUS mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|    | support the ADC in                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|    | mode                                                                                                                | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    | moue.                                                                                                               | NONE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Z8F640x, Z8F480x, Z8F320x, Z8F240x, Z8F160x with QUAL Topmark

The errata listed in Table 2 are found in the Z8F640x products with a QUAL topmark and date codes 0239 and later, where the date code is YYWW (year and week of assembly). When reviewing the following errata, refer to the most recent version of the product specification. Data contained in this document is Preliminary only.

| Table 2. Z8F640x, Z8F480x, Z8F320x, | Z8F240x, Z8F160x Errata for Devices with Date |
|-------------------------------------|-----------------------------------------------|
| Codes 0239 and Later                |                                               |

| SI |                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No | Summary                                                                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1  | The OCD's Step,<br>Stuff, and Execute<br>instructions do not<br>work properly if an<br>interrupt is pending. | The OCD's Step, Stuff, and Execute instructions do not work if an interrupt is pending. When in DEBUG mode, the eZ8 CPU will not acknowledge interrupts or DMA requests. However, if an interrupt or DMA request is pending, the eZ8 CPU will not acknowledge an instruction. If an interrupt is pending and an OCD Step, Stuff, or Execute instruction is executed, the Debugger will wait forever for the eZ8 CPU to acknowledge the opcode because of the pending interrupt.                                                                                                                       |
|    |                                                                                                              | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|    |                                                                                                              | The OCD must look at the next instruction before single stepping and take appropriate measures. Instead of executing the EI instruction, rewrite the PC to the instruction following the EI and then enable interrupts through a register write to the interrupt control register.                                                                                                                                                                                                                                                                                                                    |
| 2  | Extraneous register<br>reads by the eZ8<br>CPU.                                                              | There are several instructions during which the CPU performs extra register reads. Most are addresses the CPU was trying to read, the CPU reads the same register twice. There are a couple instructions where the CPU reads from random addresses. This is typically not a problem, unless the register being read is affected by a read operation. The registers affected by read operations include the WDTCTL and DMAA_STAT registers and the UART, SPI, and I <sup>2</sup> C Receive Data registers. If a read occurs on these registers, receive characters may be lost or the WDT status lost. |
|    |                                                                                                              | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|    |                                                                                                              | Do not set RP to %XF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                              | Also, only use the LDX instruction on peripheral registers affected by read operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3  | SPI does not<br>support single bit<br>data transfers.                                                        | The SPI does not function properly when configured for single-bit data transfers. This is not a typical SPI data format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    |                                                                                                              | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|    |                                                                                                              | None.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| SI | _                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No | Summary                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4  | UART Overrun<br>errors may be<br>missed.                        | Framing Error, Parity Error, Break Detect, and Rx Overrun Error conditions are cleared up on reading the UART Receive Data register. During the time between reading the UART Status register and the UART Receive Data register, it is possible for another character to be received. This causes all UART error flags and the UART Receive Data register to be updated with the new character. Thus making it is possible to miss the Overrun Error.<br>The window for this error to occur is very small. It can only occur if a UART |
|    |                                                                 | the UART Receive Data register is read. If vectored interrupts are used, the UART should be serviced in a timely fashion and Receiver Overrun conditions should not occur.                                                                                                                                                                                                                                                                                                                                                              |
|    |                                                                 | If you have long ISR (bad coding style) or are polling the UART instead of<br>using vectored interrupts, Overrun errors become more likely. The window for<br>this problem to occur is still small, yet becomes more probable if UART<br>Receiver Overrun conditions occur frequently.                                                                                                                                                                                                                                                  |
|    |                                                                 | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    |                                                                 | When the user code employs vectored interrupts for the UART and does not have long ISR, this is not a problem. Even for long ISR, the problem can be avoided by,                                                                                                                                                                                                                                                                                                                                                                        |
|    |                                                                 | <ul><li>Nesting the ISR</li><li>Adjusting the interrupt masks and re-enabling interrupts</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5  | Interrupts can be<br>lost if received by<br>the interrupt       | Incoming interrupts can be lost if received by the interrupt controller at the same time as a write to the corresponding IRQ register.                                                                                                                                                                                                                                                                                                                                                                                                  |
|    | controller at the                                               | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    | same time as a write<br>to the correspond-<br>ing IRQ register. | Clear the Continuous Assertion interrupts using a two-step interrupt service process. In the ISR, first check if the interrupt source (for example, the UART) really has a pending interrupt. If yes:<br>• Process the interrupt as usual.                                                                                                                                                                                                                                                                                              |
|    |                                                                 | <ul> <li>Clear the interrupt at the source (for example, at the UART).</li> <li>Do not clear the IRQ register bit (this would make it possible to miss another incoming interrupt).</li> </ul>                                                                                                                                                                                                                                                                                                                                          |
|    |                                                                 | • Execute a return from the ISR.<br>After this first pass through the ISR, the IRQ register bit will still be set to 1.<br>This will cause the interrupt to occur again. When the Encore vectors to the<br>interrupt, check if the interrupt source (for example, the UART) really has a<br>pending interrupt. If there are no pending interrupts, immediately execute a<br>return from the ISR.                                                                                                                                        |

|          | Coues 0239 an                                                                                                | la Later (Continued)                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SI<br>No | Summary                                                                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6        | Reset is not gener-<br>ated when power<br>supply voltage                                                     | Reset is not generated when power supply voltage (VCC) drops below the VBO threshold.                                                                                                                                                                                                                                                                                                                             |
|          | (VCC) drops below                                                                                            | Workaround                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | the VBO threshold.                                                                                           | An external VBO circuit is used in the user application to drive the external RESET pin on the Z8 Encore! when the system supply voltage drops below acceptable operating levels.                                                                                                                                                                                                                                 |
| 7        | The TXST bit in the<br>SPISTAT register<br>does not assert until<br>the transmission<br>actually starts.     | When data is written to the SPIDATA register to be transmitted, the TXST bit in the SPISTAT register does not assert until the transmission actually starts which results in a short delay (delay is dependent on the baud rate). It is possible for software to poll the TXST bit and see a 0 before the transmission has started. Software may erroneously conclude that the data has already been transmitted. |
|          |                                                                                                              | Workaround                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |                                                                                                              | User code can poll the IRQ bit in the SPISTAT register. Even when the SPI interrupt is disabled, the IRQ bit will assert at the end of the data transaction and remain asserted until cleared by software.                                                                                                                                                                                                        |
| 8        | Reading the UART<br>Status 1 register<br>through the On-Chip<br>Debugger always<br>returns the value<br>00H. | The UART Status 1 register is cleared when read. When the OCD reads the register it holds the read for multiple system clock cycles, thereby clearing the value before completing the read. Thus, the value returned through the OCD is always 00H. This issue only affects OCD operation and does not affect normal operation.                                                                                   |
|          |                                                                                                              | Workaround                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |                                                                                                              | Issue a CPU command through the OCD to transfer the UART Status 1 register data to a Register File location. Then the desired UART Status 1 register data can be read from the Register File.                                                                                                                                                                                                                     |
| 9        | When used as<br>simple timers, the<br>Baud Rate<br>Generators in the<br>UARTs, I <sup>2</sup> C, and SPI     | When the Baud Rate Counters for UARTs, $I^2C$ and SPI are placed in timer<br>mode they immediately generate an interrupt. This is because the counters<br>are incorrectly reset to 0001H rather than the reload value. Since 0001H is the<br>reload state, it initiates an interrupt request.                                                                                                                     |
|          | generate a                                                                                                   | Workaround                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | spurious interrupt at<br>the beginning of the<br>count                                                       | • Use one of the four other Timers rather than the Baud Rate Generators in TIMER mode.                                                                                                                                                                                                                                                                                                                            |
|          | oouni                                                                                                        | • Delay enabling the interrupt for these counters until the count value has progressed beyond 0001H.                                                                                                                                                                                                                                                                                                              |
|          |                                                                                                              | Write the ISR so that is disregards the first interrupt.                                                                                                                                                                                                                                                                                                                                                          |
|          |                                                                                                              | • Clear the associated interrupt request in the Interrupt Control shortly after starting the timer.                                                                                                                                                                                                                                                                                                               |

| SI<br>No | Summary                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10       | SPI operating as a<br>Slave in a multi-<br>Slave system can<br>lose transmit data. | If the SPI devices on the Z8 Encore! is configured as a Slave device in a multi-<br>Slave system, the SPI data can be corrupted by transfers to and from the<br>Master to other Slaves sharing the same SPI pins. Even though the SS input<br>pin is High (that is, not selecting the Z8 Encore!'s SPI device), the data will be<br>shifted into the SPI's receive buffer. This can overwrite any data that has been<br>placed in the SPI's transmit buffer by the eZ8 CPU in preparation for transmit<br>out from the SPI Slave. |
|          |                                                                                    | <b>Workaround</b><br>If it is desired to use the SPI device as a Slave in multi-Slave systems, the SCK input signal to the Z8 Encore! should be disabled externally when the SS signal is High. This will prevent shifting in of data by the SPI Slave receiver when not selected.                                                                                                                                                                                                                                                |
| 11       | ADC output is<br>inaccurate for input<br>values below                              | The output from the ADC can vary widely when the input signal drops below about 20 mV.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | approximately<br>20 mV.                                                            | Workaround<br>Measure analog inputs only above 20 mV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12       | eZ8 CPU opcode<br>timing is incorrect for<br>three Load                            | The following instructions have timing errors in which an extra (unused) clock cycle is inserted during instruction execution:                                                                                                                                                                                                                                                                                                                                                                                                    |
|          | instructions.                                                                      | Instruction Opcode Spec Cycles Actual Cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |                                                                                    | LD E4 2 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |                                                                                    | LD E7 3 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |                                                                                    | LD E5 3 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |                                                                                    | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| _        |                                                                                    | None. This issue is not likely to affect the user code. If the user code has software timing loops, it is possible that future Z8 Encore! products will have different loop timing using the same code. Due the pipelined nature of the eZ8 CPU, timing loops are less likely to be employed than on older Z8 <sup>®</sup> products.                                                                                                                                                                                              |
| 13       | GPIO Port pins draw<br>current when input                                          | For the 5 V-input tolerant GPIO pins, when the input voltage exceeds approximately 4.0 V (for a 3.3 V supply voltage), current will be drawn by the input pin.                                                                                                                                                                                                                                                                                                                                                                    |
|          | diode drop above                                                                   | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | the supply voltage.                                                                | For GPIO pins that toggle at low frequencies, a 10 k $\Omega$ resistor can be placed between the GPIO pin and the external driver. This will limit the current into the pin to about 150 $\mu$ A. For higher frequencies, a 1 k $\Omega$ resistor should be used. This will limit the input current to the pin to about 1.5 mA.                                                                                                                                                                                                   |

| SI | •                                                                                                |                                                                                                                                                                                                                                                                                                              |
|----|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO | Summary                                                                                          | Description                                                                                                                                                                                                                                                                                                  |
| 14 | With the SPI<br>configured for multi-<br>master operation, an                                    | With the SPI configured for multi-master operation, a multi-master collision, should it occur, will not be detected by the Z8 Encore!'s SPI device.                                                                                                                                                          |
|    | occurrence of multi-                                                                             | Workaround                                                                                                                                                                                                                                                                                                   |
|    | master collision will not be detected.                                                           | A GPIO pin, configured as an input with interrupt on a falling edge, could potentially be used to detect multi-master collisions. If the interrupt occurs with the SPI configured as a Master, the user software could determine that a multi-master collision has likely occurred.                          |
| 15 | The UART Receiver<br>and Transmitter<br>incorrectly test for<br>the setting of the               | The UART Receiver and Transmitter incorrectly test for the setting of the Parity Enable (PEN) bit when in MULTIPROCESSOR mode. The UART is not supposed to use parity when the multiprocessor bit is enabled.                                                                                                |
|    | Parity Enable bit                                                                                | Workaround                                                                                                                                                                                                                                                                                                   |
|    | when in MULTIPRO-<br>CESSOR mode.                                                                | When operating in MULTIPROCESSOR mode, the user code should disable parity by clearing the PEN bit in the UART Control 0 register.                                                                                                                                                                           |
| 16 | Data written to the<br>I <sup>2</sup> C Data register<br>cannot be read                          | Data written to the I <sup>2</sup> C Data register for transmission cannot be read back.<br>This is unlikely to affect user operation at all.                                                                                                                                                                |
|    | back.                                                                                            | Workaround                                                                                                                                                                                                                                                                                                   |
|    |                                                                                                  | None. Generally, the user code does not need to read back the data that was written to the $l^2C$ Data register for transmission.                                                                                                                                                                            |
| 17 | Execution of a<br>software TRAP<br>instruction may<br>erroneously clear                          | If an interrupt is pending and a software TRAP or an illegal instruction TRAP is executed, the highest priority pending interrupt will be erroneously cleared. This causes interrupts to be lost.                                                                                                            |
|    | pending interrupts.                                                                              | Workaround                                                                                                                                                                                                                                                                                                   |
|    |                                                                                                  | Do not execute a software TRAP instruction.                                                                                                                                                                                                                                                                  |
| 18 | Driving the GPIO<br>port pins with a high-<br>impedance source<br>may result in logic<br>errors. | When configured as inputs, the GPIO pins source high (50+ $\mu$ A) current when the input voltage on the pin is near mid-range. If a high impedance device is used to drive the input, this can result in logic errors due to the resistive divider effect of the current source and the external impedance. |
|    |                                                                                                  | Workaround                                                                                                                                                                                                                                                                                                   |
|    |                                                                                                  | Do not drive the GPIO port input pins with high-impedance drivers (greater than approximately 20 k $\Omega$ ).                                                                                                                                                                                               |

| SI |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                          |
|----|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No | Summary                                                                                                | Description                                                                                                                                                                                                                                                                                                                                              |
| 19 | When receiving<br>data, the IrDA endec<br>may have bit errors<br>if the external<br>transmitter's baud | The IrDA endec is sensitive to external transmitters that have baud rates somewhat higher than the baud rate of the Z8F640x, Z8F480x, Z8F320x, Z8F240x, Z8F160x's endec. This can cause bit errors in the data transmission.                                                                                                                             |
|    | rate is greater than endec baud rate.                                                                  | Workaround                                                                                                                                                                                                                                                                                                                                               |
|    |                                                                                                        | When receiving, increase the baud rate of the UART and IrDA endec by a few percent. The endec can handle minor baud rate discrepancies to an external transmitter that is slower, but is sensitive to an external transmitter that is faster. When the endec is transmitting, the baud rate should be set as close as possible to the desired baud rate. |
| 20 | The DMA does not<br>support the ADC in<br>CONTINUOUS                                                   | The DMA does not support the ADC in CONTINUOUS mode.                                                                                                                                                                                                                                                                                                     |
|    |                                                                                                        | Workaround                                                                                                                                                                                                                                                                                                                                               |
|    | Mode.                                                                                                  | None.                                                                                                                                                                                                                                                                                                                                                    |

#### Z8F640x, Z8F480x, Z8F320x, Z8F240x, Z8F160x

The errata listed in Table 3 are found in the Z8F6403 devices with date codes 0226 and earlier, where the date code is YYWW (year and week of assembly). If you have devices with these date codes, you must contact Zilog<sup>®</sup> to obtain replacements. When reviewing the following errata, refer to the most recent version of the product specification. Data contained in this document is Preliminary only.

| Summary                                                                                        | Description                                                                                                                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OCD incorrectly<br>single steps through<br>an EI instruction if<br>an interrupt is<br>pending. | If the OCD is single stepping through an EI instruction and there are interrupts pending, the eZ8 CPU does not pause prior to executing the interrupt and vectors to an invalid interrupt vector address located at Program Memory addresses 000H and 001H (the User Option Bits information).                   |
|                                                                                                | <b>Workaround</b><br>The OCD must look at the next instruction before single stepping and take<br>appropriate measures. Instead of executing the EI instruction, rewrite the PC<br>to the instruction following the EI and then enable interrupts through a register<br>write to the interrupt control register. |
|                                                                                                | Summary<br>OCD incorrectly<br>single steps through<br>an EI instruction if<br>an interrupt is<br>pending.                                                                                                                                                                                                        |

#### Table 3. Z8F6403 Errata for Devices with Date Codes 0226 and Earlier

#### Table 3. Z8F6403 Errata for Devices with Date Codes 0226 and Earlier (Continued)

| SI<br>No | Summary                                                                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | First cycle of Pulse-<br>Width Modulator<br>(PWM) output is<br>incorrect, but all         | The TIOI bit, which sets the initial state of the timer output, also sets the transition when the counter reaches the PWM value. Thus, no transition occurs the first time the counter reaches the PWM value.                                                                                                                                                                                                                                                                                                                                                                   |
|          | subsequent cycles<br>operate properly.                                                    | <b>Workaround</b><br>During timer initialization, the 16-bit Reload value must be written into the<br>Timer High and Low byte registers. This write causes a reload to happen as<br>soon as the timer is enabled, forcing timer out to its proper state.                                                                                                                                                                                                                                                                                                                        |
| 3        | Timer interrupts in<br>CAPTURE or CAP-<br>TURE/COMPARE<br>mode may not clear<br>properly. | When the counter is in capture or capture/compare mode the interrupt to the IRQ controller is held from the time the count matches until the pre-scaler times out. Thus the interrupt can be held for as much as 1-128 (Depending upon the pre-scale value) cycles. If CPU services the interrupt before the pre-scaler has timed out, the interrupt is not cleared automatically. Also just clearing the bit does not work as well since the interrupt is not de-asserted until the pre-scaler decrements to 0. The ISR must continually clear the bit until it stays cleared. |
|          |                                                                                           | <b>Workaround</b><br>The ISR must clear the IRQ bit and then verify that it stayed cleared. If it is not cleared then it repeat the process until the IRQ bit stays cleared.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4        | ADC output values are one-half the measured value.                                        | The ADC exhibits a gain error that results in the output value being one-half the actual measured value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |                                                                                           | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |                                                                                           | Left shifting the 10-bit value converts (equivalent to a multiply by 2) scales the ADC output properly. Alternatively, the 10-bit ADC data can be read as (ADC_DATAH[6:0], ADC_DATAL[7:5]). ADC_DATAL bit 5 is not indicated in the Product Specification, but does function as an extra bit in the current silicon for test purposes.                                                                                                                                                                                                                                          |
| 5        | ADC output is<br>inaccurate for input<br>values below                                     | The output from the ADC can vary widely when the input signal drops below about 30 mV to 50 mV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          | approximately<br>50 mV.                                                                   | <b>Workaround</b><br>Measure analog inputs only above 50 mV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6        | Power-On Reset<br>(POR) voltage<br>threshold does not                                     | The POR voltage threshold is approximately 3.1 V which can prevent proper operation with power supplies below 3.1 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | meet specification.                                                                       | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |                                                                                           | On power-up, insure that the power supply is kept between 3.2 V and 3.6 V during operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

#### Table 3. Z8F6403 Errata for Devices with Date Codes 0226 and Earlier (Continued)

| SI | •                                                      | <b>-</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No | Summary                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7  | Port H alternate<br>function forces pins<br>to output. | When the alternate function for Port H is enabled, the Port H pins are configured as outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|    |                                                        | <b>Workaround</b><br>Do not enable the Port H alternate function when using the Port H ADC inputs.<br>These pins continue to function properly as ADC inputs even though not<br>configured for alternate function. For ADC operation configure the Port H pins<br>as inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8  | Extraneous register<br>reads by the eZ8<br>CPU.        | There are several instructions during which the CPU performs extra register reads. Most are addresses the CPU was trying to read, the CPU reads the same register twice. There are a couple instructions where the CPU reads from random addresses. This is typically not a problem, unless the register being read is affected by a read operation. The registers affected by read operations including the WDTCTL register are the UART, SPI, and I <sup>2</sup> C Receive Data registers. If a read occurs on these registers, receive characters may be lost or the WDT status lost.                                                                                                                                                                                                                                                                                                                                 |
|    |                                                        | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|    |                                                        | Do not set RP to %XF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| _  |                                                        | Also, only use the LDX instruction on peripheral registers affected by read operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 9  | UART Overrun<br>errors may be<br>missed.               | Framing Error, Parity Error, Break Detect, and Rx Overrun Error conditions are<br>cleared up on reading the UART Receive Data register. During the time<br>between reading the UART Status register and the UART Receive Data<br>register, it is possible for another character to be received. This causes all<br>UART error flags and the UART Receive Data register to be updated with the<br>new character, making it is possible to miss the Overrun Error.<br>The window for this error only occurs if a UART Overrun Error occurs between<br>the time the UART Status register is read and the UART Receive Data register<br>is read. If vectored interrupts are used, service the UART. Receiver Overrun<br>conditions should not occur thereafter.<br>If you have long ISR or are polling the UART instead of using vectored inter-<br>rupts, Overrun errors become more likely. The window for this problem to |
|    |                                                        | tions occur frequently.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    |                                                        | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|    |                                                        | when the user code employs vectored interrupts for the UART and does not have long ISR, this is not a problem. Even for long ISR, the problem can be avoided by,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|    |                                                        | Nesting the ISR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    |                                                        | <ul> <li>Adjusting the interrupt masks and re-enabling interrupts</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |





#### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2008 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore!, and Z8 Encore! XP are registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.